



PRESS RELEASE pls03-2018-E

Optimized troubleshooting in multi-chip systems:

## PLS's UDE enables synchronous debugging of AURIX multi-chip systems for the first time

Lauta (Germany), October 4, 2018 – With the new Multi-Target Debug Adapter suitable for the Universal Access Device 3+ (UAD3+) of the Universal Debug Engine (UDE), PLS Programmierbare Logik & Systeme presents at electronica 2018 in Hall B4, Booth W22, the first tool that allows synchronous debugging of multi-chip systems.

PLS's modular Multi-Target Debug Adapters support various high-performance systems with two separate microcontrollers on one board, which enable redundant and, where appropriate, inverted control algorithms. A particular special focus is placed on future applications with highest demands on functional safety and fault tolerance, for example, fail-operational systems in the field of autonomous driving. But also for current high-performance automotive systems, the toolkit proves its unique debug capabilities, for example, for the recently released Automotive Gateway Evaluation Board from Infineon with two AURIX™ multicore microcontrollers.

The Multi-Target Debug Adapter for the UAD3+ enables almost synchronous stopping and restarting of two tightly coupled AURIX™ microcontrollers. A standard debug adapter is connected to each of the separate debug interfaces of the two AURIX™ devices. These are then connected via the Multi-Target Debug Adapter to a debug pod of the UAD3+, which provides the two necessary debug channels.

In addition to connectors for the standard debug adapters, the Multi-Target Debug Adapter has an additional connector for particular trigger signals of the two AURIX™ controllers. The special logic of the Multi-Target Debug Adapter links the trigger lines in such a way that the two AURIX™ microcontrollers can be stopped and restarted almost synchronously. It does not matter whether the entire system reacts to a breakpoint in one of the two controllers or to a break action triggered by the user. The time difference, caused by the internal logic of the adapter and the signal propagation delays between the two controllers, is on average only about 65 ns when stopping or restarting. That is less than 20 clock cycles at a typical 300 MHz clock frequency.

pls03-2018-E Page 1/2





Both AURIX™ microcontrollers are accessible and controllable in one debug session within a common, consistent user interface. Of course, the established multicore run control management of the UDE is also available for debugging of multiple AURIX™ platforms. In a run control group all cores or a definable number of cores of the two controllers can be combined, so breakpoints, manual stopping and synchronous restarting become effective for all cores of that group.

###

## PLS Programmierbare Logik & Systeme

PLS Programmierbare Logik & Systeme GmbH, based in Lauta (Germany), is the manufacturer of the debugger, test and trace framework Universal Debug Engine® (UDE®). Thanks to its innovative tools for embedded software development, PLS has developed into one of the technology leaders in this field since its foundation in 1990. The UDE combines powerful capabilities for debugging, testing and system-level analysis with efficiency and ease of use. The UAD2pro, UAD2next and UAD3+ devices of the Universal Access Device (UAD) family complete the comprehensive debug functions of UDE and enable fast, robust and flexible communication with the target system.

For further information about our company, products and services, please visit our website at www.pls-mc.com.

## For media-related inquiries, please contact:

PLS Programmierbare Logik & Systeme GmbH Jens Braunes Technologiepark 02991 Lauta, Germany Phone +49 35722 384-0 Fax +49 35722 384-69

Email jens.braunes@pls-mc.com

Internet www.pls-mc.com

3W Media & Marketing Consulting Werner W. Wiesmeier Preisingerlohweg 2 85368 Moosburg/Aich, Germany Phone +49 8761 759203 Fax +49 8761 759201

Email werner.wiesmeier@3wconsulting.de

pls03-2018-E Page 2/2